# AUTOMATIC LOAD BALANCING FOR DISTRIBUTION TRANSFORMERS

J.H.K.A.Fernando

(159304E)

Degree of Master of Science in Electrical Engineering

Department of Electrical Engineering

University of Moratuwa

Sri Lanka

March 2020

# AUTOMATIC LOAD BALANCING FOR DISTRIBUTION TRANSFORMERS

Juwan Hewage Kushantha Arosha Fernando

(159304E)

Dissertation submitted in partial fulfillment of the requirements for the Degree Master of Science in Electrical Engineering

Department of Electrical Engineering

University of Moratuwa

Sri Lanka

March 2020

#### **DECLARATION**

I declare that this thesis is my work and to the best of my knowledge and belief there is no any material incorporated therein previously submitted for a Degree or Diploma in any other University or institute of higher learning, without giving the proper acknowledgement to that effect. It also does not contain any material previously published or written by another person except where due acknowledgement is made in the text.

Also, I hereby grant to the University of Moratuwa the non-exclusive right to reproduce and distribute my thesis, in whole or in part, in print, electronic or other media. I retain the right to use the content of this thesis in whole or part of that in my future works (such as articles or books).

| Signature:                                           | Date:                                     |
|------------------------------------------------------|-------------------------------------------|
|                                                      |                                           |
| J.H.K.A.Fernando                                     |                                           |
|                                                      |                                           |
| The above candidate has carried out the supervision. | e research for the Master thesis under my |
| Signature of the supervisor:                         | Date:                                     |
|                                                      |                                           |
| Prof.W.D.A.S Wijayapala                              |                                           |
| Signature of the supervisor:                         | Date:                                     |
|                                                      |                                           |
| Prof. J.P.Karunadasa                                 |                                           |

#### **ABSTRACT**

Automatic load balancer is power electronic based equipment that balances the unbalanced current in the distribution transformers. This is achieved by employing an AC /DC/AC bidirectional current controlling system. The basic principle of this equipment is to draw currents from lightly loaded phases and inject it to heavily loaded phases in such a way that the currents in three phases at the transformer are balanced.

The Automatic Load Balancer proposed in this research consists of a main controller and a bidirectional-inverter. The main controller monitors the current in each phase and computes the unbalanced current that should be injected to or drawn out from individual phases. The computed currents are then injected or delivered as appropriate through the bidirectional-inverter using current control PWM. Therefore, any unbalance in current caused by the loads is rapidly and successfully corrected to ensure balanced three-phase currents at the transformer output, all the time.

Performance of the load-balancer was tested under both the steady-state and dynamic unbalanced current conditions. The results showed excellent performance under both conditions. Thus, the developed load-balancer is a sustainable and advanced solution for the rough manual load-balancing done at present.

#### **ACKNOWLEDGEMENT**

First and foremost, I would like to express my sincere gratitude to my project supervisors, Prof. J.P. Karunadasa and Prof. W.D.A.S Wijayapala in the Department of Electrical Engineering at University of Moratuwa, for their continuous support in my M.Sc. Studies and research. Their patience, motivation, enthusiasm and guidance have been the source of inspiration behind my success.

I would also like to thank academic staff members of the Department of Electrical Engineering for their encouragements and insightful comments during progress review sessions.

I would like to express my sincere gratitude to Ceylon Electricity Board for the support extended to me. In particular, I thank the Heads of divisions and my peers in Ceylon Electricity Board, who provided me with their expertise knowledge. Also, I thank my office colleagues for helping me in the technical studies.

Last but not least, I would like to convey my sincere gratitude to my spouse, parents, and family members who helped me in numerous ways to achieve my targets all the time.

#### **Contents** DECLARATION......i ABSTRACT......ii ACKNOWLEDGEMENT .....iii Figures ......vii Tables .......viii LIST OF ABBREVIATION .....ix OBJECTIVES .....x 1.1 1.2 1.3 1.3.1 Hysteresis Loss: 4 Eddy Current Loss: 5 1.3.2 1.4 1.5 1.6 Present Load Balancing Procedure in Sri Lanka......7 1.7 Methodology ......8 1.8 Typical Arrangement of Distribution Transformer .......9 1.9 1.9.1 P007......11 1.9.2 1.9.3 1.9.4 1.9.5

LV Self Balancing Distribution Network Reconfiguration for Minimum

|                         | 2.2<br>Un                        |                                               |      | gle Phase Load Balancing in a Three Phase System at Distributi<br>by Michella Fahim, Moustapha EI Hassan and Maged B. EI Najja |    |
|-------------------------|----------------------------------|-----------------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------|----|
|                         | 2.3                              |                                               |      | art Electric Grids Three-Phase Automatic Load Balancing Applietic Algorithms by A. Gouda, A. Abul-Farag, H. Mostafa and Y. G   |    |
| 3                       | N                                | MOI                                           | DEL  | ING OF AUTOMATIC LOAD BALANCER                                                                                                 | 23 |
|                         | 3.1                              |                                               | Tec  | hniques of Current Injection                                                                                                   | 23 |
|                         | 3.2                              | 3.2 Design of Inverter                        |      |                                                                                                                                |    |
|                         | 3.3                              |                                               |      |                                                                                                                                |    |
|                         | 3                                | 3.3.1 Calculate Amplitude of Reference Signal |      |                                                                                                                                | 25 |
|                         | 3                                | 3.3.2                                         |      | Calculate Phase Angle of Reference Signal                                                                                      | 26 |
|                         |                                  |                                               | Des  | igning of Switching Pattern                                                                                                    | 27 |
|                         |                                  |                                               |      | ign of Low Pass Filter                                                                                                         | 28 |
|                         |                                  |                                               |      | 28                                                                                                                             |    |
|                         | 3.7                              |                                               | Fine | e Tuning With Real Values                                                                                                      | 29 |
|                         | 3                                | 3.7.1                                         |      | Current Unbalance Level and Substation Capacity                                                                                | 29 |
|                         | 3                                | 3.7.2                                         | 2    | Transformer Parameters and Maximum Current of Inverter                                                                         | 30 |
|                         | 3.8                              |                                               | Para | ameter Design for Optimization                                                                                                 | 31 |
| 3.5                     |                                  | 3.8.1                                         |      | Maximum Switching Frequency                                                                                                    | 31 |
|                         | 3                                | 3.8.2                                         |      | Threshold Value of Low Pass Filter                                                                                             | 31 |
| 4                       | N                                | MOI                                           | DEL  | ANALYSIS AND RESULTS                                                                                                           | 32 |
|                         | 4.1                              |                                               | Test | t 1                                                                                                                            | 32 |
|                         | 4                                | l.1.1                                         | l    | Unbalanced Load Pattern                                                                                                        | 33 |
|                         | 4.1.1<br>4.1.2<br>4.1.3<br>4.1.4 |                                               | 2    | Balanced Load                                                                                                                  | 33 |
|                         |                                  |                                               | 3    | Injected Current                                                                                                               | 34 |
|                         |                                  |                                               | 1    | Switching Pattern                                                                                                              | 35 |
| 4.1.4 Switching Pattern |                                  | The Referance Signal                          | 36   |                                                                                                                                |    |
|                         |                                  | The Extracted Current Signal of Load Current  | 37   |                                                                                                                                |    |
|                         | 4.1.7                            |                                               | 7    | Voltage Profile                                                                                                                | 37 |
|                         | 4                                | 1.1.8                                         | 3    | Summary of Test Case 1                                                                                                         | 39 |
|                         | 4.2                              |                                               | Test | t 2                                                                                                                            | 40 |
|                         | 4                                | 1.2.1                                         |      | Unbalanced Load                                                                                                                | 41 |
|                         | 4                                | 4.2.2                                         |      | Load Pattern after Balancing                                                                                                   | 41 |

|   | 4.2 | .3  | Injected Current                                     | 42 |
|---|-----|-----|------------------------------------------------------|----|
|   | 4.2 | .4  | Switching Pattern with Reference Current Signal      | 43 |
|   | 4.2 | .5  | Switching Pattern                                    | 43 |
|   | 4.2 | .6  | Reference Current Signal                             | 44 |
|   | 4.2 | .7  | Voltage Profile of Common Coupling Point             | 44 |
|   | 4.2 | .8  | Summary of Test Case 2                               | 45 |
| 5 | DE  | TAI | L DESIGN OF AUTOMATIC LOAD BALANCER                  | 46 |
|   | 5.1 | Sch | nematic Diagram of Automatic Load Balancer           | 46 |
|   | 5.2 | Des | sign of Gate Drivers                                 | 47 |
|   | 5.3 | Ope | eration of Bootstrap Power Supply                    | 50 |
|   | 5.4 | Des | sign of Protection                                   | 51 |
|   | 5.5 | Des | sign of Power supplies                               | 52 |
|   | 5.6 | Sel | ection of Micro Processor                            | 52 |
|   | 5.6 | .1  | Number of PWM channels                               | 52 |
|   | 5.6 | .2  | Number of A/D Converters                             | 53 |
|   | 5.6 | .3  | Clock Speed                                          | 53 |
|   | 5.6 | .4  | Number of Input/output Channels                      | 53 |
|   | 5.7 | Mic | crocontroller                                        | 53 |
|   | 5.8 | Lay | out Plan of Automatic Load Balancer                  | 54 |
| 6 | EC  | ONC | OMIC ANALYSIS OF AUTOMATIC LOAD BALANCER             | 55 |
|   | 6.1 | Sav | rings by Automatic Load Balancer                     | 55 |
|   | 6.2 | Cos | st of the Equipment                                  | 56 |
|   | 6.3 | Oth | ner Benefits                                         | 57 |
|   | 6.4 | Sin | nple Economic Analysis                               | 58 |
| 7 | CO  | NCL | JUSION                                               | 59 |
| 8 | FU. | RTH | ER DEVELOPMENTS                                      | 60 |
|   | 8.1 | Car | be developed for Current Harmonic Mitigation         | 60 |
|   | 8.2 | Car | be used to Detect Overcurrent, Earth Fault Situation | 60 |
|   | 8.3 | Rei | note Monitoring and Control Capabilities             | 60 |

# LIST OF FIGURES& TABLES

| Figures                                                   | 4  |
|-----------------------------------------------------------|----|
| Figure 1: Transformer Losses                              |    |
| Figure 2: Schematic Diagram of Automatic Load Balancer    |    |
| Figure 3: Process of Generating Reference Signal          |    |
| Figure 4: Typical Distribution Substation Arrangement     |    |
| Figure 5: Load Profile of P007                            | 11 |
| Figure 6: Load Profile of P078                            | 12 |
| Figure 7: Load Profile of P084                            | 13 |
| Figure 8: Load Profile of P012                            | 14 |
| Figure 9: Load Profile of P170                            | 15 |
| Figure 10: Switch Selector                                | 17 |
| Figure 11: Switch Controller                              | 18 |
| Figure 12: Control Interface                              | 19 |
| Figure 13: Process Flow Diagram                           | 20 |
| Figure 14: Switching Mechanisum.                          | 21 |
| Figure 15: System Process Diagram                         | 22 |
| Figure 16: Hysteresis Band PWM Signal                     | 24 |
| Figure 17: Flow Diagram of Reference Signal               | 25 |
| Figure 18: Mathlab Model of Reference Signal Generator    | 26 |
| Figure 19: Mathlab Model of Hysteresis Current Controller | 27 |
| Figure 20: Mathlab Model of Automatic Load Balancer       | 28 |
| Figure 21: Current Profile before Balancing               | 33 |
| Figure 22: Current Profile after Balancing                | 34 |
| Figure 23: Injected Current                               | 35 |
| Figure 24: Switching Pattern                              | 35 |
| Figure 25: Performance of Hysteresis Current Controller   |    |
| Figure 26: The Extraction of Load Current Profile         | 37 |
| Figure 27: Voltage Profile at CCP                         |    |
| Figure 28: Summery of Test Case 1                         |    |
| Figure 29: Load Before Balancing                          |    |
| Figure 30: Load After Balancing                           | 41 |

| Figure 31: Injected Current                                | 42 |
|------------------------------------------------------------|----|
| Figure 32: Performance of Hysteries Current                | 43 |
| Figure 33: Switching Pattern                               | 43 |
| Figure 34: Reference Signal                                | 44 |
| Figure 35: Voltage Profile at CCP                          | 44 |
| Figure 36: Summary of Test Case 2                          | 45 |
| Figure 37: Schematic Diagram of Automatic Load Balancer    | 46 |
| Figure 38: Gate Drivers                                    | 47 |
| Figure 39: Gate Driver Chip UCC 21520 Texas Instrument     | 48 |
| Figure 40: Bootstrap Driver                                | 49 |
| Figure 41: Bootstrap Operation.                            | 50 |
| Figure 42: Protection Scheme                               | 51 |
| Figure 43: Component Placement Diagram                     | 54 |
|                                                            |    |
| Tables                                                     |    |
| Table 1: Electricity Losses in Sri Lanka                   | 1  |
| Table 2: Summery of Load Profile                           | 16 |
| Table 3 : Summery of Data Analysis                         | 30 |
| Table 4 : Loaded Distribution Load for test 1              | 32 |
| Table 5 : Loaded Distribution Load for Dynamic Performance | 40 |
| Table 6 : Financial Benefits                               | 55 |
| Table 7 : Detail Cost of Equipment                         | 56 |

### LIST OF ABBREVIATION

PWM Pulse Width Modulation

HB Hysteresis Band

RMS Root mean Square

MOSFET Metal Oxide Semiconductor Field Effect Transistor

HBCC Hysteresis Band Current Controller

PLL Phase Locked Loop

A/D Analogue to Digital

DAC Digital to Analogue Converter

# **OBJECTIVES**

The main objective of this research is to develop a power electronic based solution for automatic load balancing for a distribution transformer, and thereby to minimize distribution losses, preserving economic viability.