dc.contributor.author |
Dias, G |
|
dc.contributor.author |
Karunarathna, DGM |
|
dc.contributor.author |
Udantha, GPDM |
|
dc.contributor.author |
Gunathilake, JAIM |
|
dc.contributor.author |
Pathirathna, PSP |
|
dc.contributor.author |
Rathnayake, RATL |
|
dc.date.accessioned |
2017-01-16T04:02:20Z |
|
dc.date.available |
2017-01-16T04:02:20Z |
|
dc.identifier.uri |
http://dl.lib.mrt.ac.lk/handle/123/12230 |
|
dc.description.abstract |
Summary form only given. Power management techniques that leverage voltage as a handle are being extensively used in power sensitive designs. These techniques include power gating, power gating with retention, multiple supply voltages, dynamic voltage scaling, adaptive voltage scaling, multi-threshold CMOS, and active body bias. The use of the power management techniques also imply new challenges in validation and testing of designs as new power states are created. We look into verification issues along with the solutions to these issues using a verification strategy that involves power-aware simulation, rule-based structural checking, formal tools, and methodology recommendations. We detail our varied experiences with various design teams in addressing these low power verification issues for applications such as the wireless handset, low power microprocessors, and GPS. |
en_US |
dc.relation.uri |
http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=6075042 |
en_US |
dc.source.uri |
http://ieeexplore.ieee.org/xpls/abs_all.jsp?arnumber=6075042 |
en_US |
dc.title |
Database based and RESTful email system with offline web based email client |
en_US |
dc.type |
Conference-Abstract |
en_US |
dc.identifier.faculty |
Engineering |
en_US |
dc.identifier.department |
Department of Computer Science and Engineering |
en_US |
dc.identifier.year |
2011 |
en_US |
dc.identifier.conference |
Advances in ICT for Emerging Regions (ICTer), 2011 International Conference on |
en_US |
dc.identifier.pgnos |
127-127 |
en_US |
dc.identifier.email |
gihan@uom.lk |
en_US |