Institutional-Repository, University of Moratuwa.  

FPGA based custom accelerator architecture framework for complex event processing

Show simple item record

dc.contributor.author Ekanayaka, KUB
dc.contributor.author Pasqual, AA
dc.date.accessioned 2018-12-18T21:42:41Z
dc.date.available 2018-12-18T21:42:41Z
dc.identifier.uri http://dl.lib.mrt.ac.lk/handle/123/13740
dc.description.abstract Complex Event Processing (CEP) is an emerging field in high performance computing paradigm where real time (low latency) computing capability is expected over big data processing (high throughput). Significant number of software architectures have been developed to improve the throughput while reduce the latency but maintaining of the both aspects reaches the limits of the software platforms. This paper proposes a novel custom hardware accelerator architecture framework for CEP in big data domain. The proposed design improves the throughput performance more than 10 times over the software counterpart while keeping the latency value at less than 100 nano seconds. Same Structured Query Language(SQL) type queries used in reference software architecture were used to improve the flexibility. A query compiler based on the same query language grammar was designed to convert the queries in to Hardware Description Language(HDL) modules. All modules were parameterized to improve the scalability of the design. Those generated modules were synthesized through vendor tools and programmed in to Field Programmable Gate Array(FPGA) platform in order to implement the system. Proposed hardware architecture framework was verified using a sensor network data set of a football field and the results were compared with software counterpart to show the performance improvement. en_US
dc.language.iso en en_US
dc.subject Complex Event Processing, Hardware Acceleration, FPGA, Big data. en_US
dc.title FPGA based custom accelerator architecture framework for complex event processing en_US
dc.type Conference-Abstract en_US
dc.identifier.faculty Engineering en_US
dc.identifier.department Department of Electronic and Telecommunication Engineering en_US
dc.identifier.year 2014 en_US
dc.identifier.conference TENCON 2014 - IEEE Region 10 Conference - 2014 en_US
dc.identifier.place Bangkok en_US
dc.identifier.pgnos pp. 1 - 6 en_US
dc.identifier.email kavinga@ieee.org en_US
dc.identifier.email pasqual@ent.mrt.ac.lk en_US
dc.identifier.doi 10.1109/TENCON.2014.7022460 en_US


Files in this item

This item appears in the following Collection(s)

Show simple item record