Warnakulasuriya, ADe Silva, ACAbeysooriya, RAdikariwattage, VHemachandra, K2024-03-222024-03-222023-12-09A. Warnakulasuriya and A. C. De Silva, "Implementation of a Large Piezoresistive Sensor Array Scanning Mechanism based on Xilinx ZYNQ APSoC," 2023 Moratuwa Engineering Research Conference (MERCon), Moratuwa, Sri Lanka, 2023, pp. 1-6, doi: 10.1109/MERCon60487.2023.10355457.http://dl.lib.uom.lk/handle/123/22387The foremost complication of scanning a large sensor array is the increased number of sensors which generate large volumes of data. Hence, a suitable hardware based implementation is necessary to manage such data efficiently. We formulated a scanning mechanism for a large piezoresistive sensor array using a Xilinx Zynq device and custom developed RTL modules. The zynq device acts as the brain of the scanning mechanism issuing control signals and acquiring ADC readings. Therefore, we developed a scanning mechanism using a combination of Xilinx standard IP cores and custom made RTL modules, and deployed it in a zynq device. Performance of the implemented mechanism depends primarily on the developed adc 0 module. It inherits bulk of the functionality of the developed system. Hence, behavioral simulations were conducted on Vivado design suite with respect to data buffering capability, control signal issuance, data alignment and transmission for the adc 0 module. Subsequent overall analysis conducted on the system indicated that the developed system is efficiently functioning.enPiezoresistive sensor arrayRe-configurable hardwareReadout circuitSystem on Chip (SoC)Implementation of a large piezoresistive sensor array scanning mechanism based on xilinx zynq apsocConference-Full-textEngineeringEngineering Research Unit, University of Moratuwa2023Moratuwa Engineering Research Conference 2023Katubeddapp. 1-6Proceedings of Moratuwa Engineering Research Conference 20230000-0003-0648-1143anjulads@uom.lk