Line rate parallel packet classification module for NetFPGA platform

dc.contributor.authorGamage, S
dc.contributor.authorPasqual, AA
dc.date.accessioned2014-06-23T12:56:13Z
dc.date.available2014-06-23T12:56:13Z
dc.date.issued2014-06-23
dc.description.abstractMulti field packet classification is the enabling function for many novel and emerging network applications. Exponential growth of Internet traffic and classification rule sets demand novel hardware based architectural approaches to packet classification. Even though this is an immensely studied area, packet classification that supports scalability in both line rates and rule sets is scarce. In this paper we present experience gained while implementing a parallel packet classification engine architecture on a popular reconfigurable router platform. The architecture exploits parallelism offered in modern hardware technologies to classify multiple packets simultaneously to increase the throughput. The architecture is also capable of utilizing temporal locality present in internet traffic to increase the throughput. The Architecture was implemented on NetFPGA platform and packet classification was done at full line rate without degrading the data rate or the round trip time.en_US
dc.identifier.conferenceIEEE International Conference on Industrial and Information Systems [8th] - ICIIS 2013en_US
dc.identifier.departmentDepartment of Electronic and Telecommunication Engineeringen_US
dc.identifier.emailsamoda@ent.mrt.ac.lken_US
dc.identifier.facultyEngineeringen_US
dc.identifier.pgnospp. 277- 282en_US
dc.identifier.placePeradeniyaen_US
dc.identifier.urihttp://dl.lib.mrt.ac.lk/handle/123/10070
dc.identifier.year2013en_US
dc.language.isoenen_US
dc.source.urihttp://www.ieee.org/conferences_events/conferences/conferencedetails/index.html?Conf_ID=31010en_US
dc.titleLine rate parallel packet classification module for NetFPGA platformen_US
dc.typeConference-Abstracten_US

Files